# Abhijna P. > Product Development Engineer @ Intel Corporation | Embedded VLSI Systems, Product Design Location: San Jose, California, United States Profile: https://flows.cv/abhijnap As a Product Development Engineer at Intel, my journey has been fueled by a passion for innovation in GPU HSIO and memory hardware. With a Master's from San Francisco State University, I leverage my expertise in embedded electrical and computer systems to advance technology for future generations. At Western Digital, my role as a Senior Engineer honed my skills in Python and C#, enabling me to contribute significantly to product quality and reliability. My collaborative work with international teams underscores my commitment to excellence and the collective pursuit of groundbreaking solutions. ## Work Experience ### Product Development Engineer @ Intel Corporation Jan 2022 – Present ### Senior Engineer @ Sandisk Jan 2019 – Jan 2022 ### Senior Product Design Engineering Intern @ Sandisk Jan 2018 – Jan 2018 | Milpitas, California • Perform failure analysis, define root causes of cycling failures, and drive for improvements in the test flow • Interface with design, process, test and reliability engineering to solve problems. • Define stress screens to deliver OEM grade product quality and meeting DPPM targets and validate the same • Co-ordinate with Shanghai team to discuss and deliver improved screen tests to meet the optimum level of memory health. ### High Level Synthesis(HLS) Developer @ Defense Research Development Organisation,CABS(Centre for Airborne Systems) Jan 2017 – Jan 2017 | Bengaluru Area, India •Analyze and program CELP(Code Excited Linear Prediction) principle which overcomes the hurdles in accurately reconstructing the residual signal information at lower bit rates. •My work consisted of the design and implementation of CELP Codec(Coder-Decoder). •The LPC (Linear Predictive Coding) technique consisted of LP analysis of speech where in I had to extract and rectify the LP parameters and coefficients •Build a scheme to search the Predictive codebook and compute the excitation signal •This implementation was executed using Vivado HLS by generating , synthesizable set of codes(High Level Synthesis Language) and generating the report including timing, Latency and hardware utilization. •Other than generating optimal coding, one of my main challenges included exploring ways to regulate ,remodel the synthesizable codes the resulted in maximum optimization ### Embedded System Developer @ Aron Research labs, India Jan 2015 – Jan 2015 | Bengaluru Area, India •As a part of this project had to work on the interfaces and understand various segmented aspects of the PSoc 5LP developer Kit which ranged from functioning, architecture and software to develop applications. •The segmented work consisting of both hardware and coding using the dev kit included LCD Display, running a DC Motor, Counter, OpAmp, ADC etc. •Serial Line Implementation for windows Kernel using UART protocols of the dev kit with a PC which consisted of both hardware and software interfaces and coding ## Education ### Master of Science - MS in Embedded electrical and computer systems San Francisco State University ### Bachelor of Engineering - BE in Electronics and Communication Engineering Visvesvaraya Technological University ## Contact & Social - LinkedIn: https://www.linkedin.com/in/abhijnaprakashcs --- Source: https://flows.cv/abhijnap JSON Resume: https://flows.cv/abhijnap/resume.json Last updated: 2026-04-07